Find us On Facebook Twitter
News
news and events Events Energy Lectures Sustainability 2011 Sustainability 2010 Sustainability 2009 White Symposium Whiting Turner Lectures Current News News Archives Search News Press Coverage Press Releases Research Newsroom RSS feed Events Calendar events events

News Story

Current Headlines

UMD Announces Appointment of Schultheis to Lead New Regulatory Science Initiative

UMD Steel Bridge Team Meets Members of Congress at AISI Steel Day in DC

Hubbard Chosen for HistoryMakers Oral History Collection

Delivering Drugs to Inner Ear, Eyes, and Brain Made Easier with "Magnetic Syringe"

Vote to Support Team Mulciber in Wood Stove Design Challenge

BioE and Mtech Partner with Children's National Health System to Form Pediatric Device Consortium

NSF-Backed DC I-Corps Kicks Off First Cohort with 20 Federal Laboratory, University and Regional Inventors, Entrepreneur Teams

UMD Hosts 2nd Cybersecurity and Cybersafety Workshop for Girls

UMD Ranked Top Public School for Tech Entrepreneurship in 2013 StartEngine College Index

ECE Students Take Top Prize at Michigan Hackathon for Intelligent Trashcan

News Resources

Return to Newsroom

Search Clark School News

Research Newsroom

Press Releases

Archived News

Magazines and Publications

Press Coverage

Clark School RSS Feed

Events Resources

Clark School Events

Events Calendar

Bookmark and Share

EE Times Features Professor, Student

Prof. Ankur Srivastava

Prof. Ankur Srivastava

Electrical and computer engineering Assistant Professor Ankur Srivastava was featured in EE Times for his paper, "Variability-Driven Formulation for Simultaneous Gate Sizing and Post-Silicon Tunability Allocation," for which he recently earned a best paper award at the ACM International Symposium on Physical Design (ISPD 2007).

The paper, authored by Srivastava and his graduate student advisee, Vishal Khandelwal, proposes the use of tunable clock buffers in computer chips that could be used to fix specification violation problems that arise after silicon is manufactured due to fabrication randomness. This process could prove to be a very important milestone in the design and fabrication process of micro and nanoscale chips, offering the novel approach of integrating both post-silicon and pre-silicon optimizations into one flow.

Srivastava explains that the paper is aimed at finding the "optimal balancing point" between post-silicon tuning and statistical optimization during the design process. The paper underscores the importance of tying pre-fabrication strategies to post-fabrication optimization in achieving efficiency in the design and manufacturing process.

For more information about this significant paper, the EE Times story can be found online.

The ISPD provides a forum to exchange ideas and promote research on critical areas related to the physical design of VLSI systems. For more information about the symposium, visit: http://www.ispd.cc/.

March 22, 2007


Prev   Next